JPS6127785B2 - - Google Patents
Info
- Publication number
- JPS6127785B2 JPS6127785B2 JP57184246A JP18424682A JPS6127785B2 JP S6127785 B2 JPS6127785 B2 JP S6127785B2 JP 57184246 A JP57184246 A JP 57184246A JP 18424682 A JP18424682 A JP 18424682A JP S6127785 B2 JPS6127785 B2 JP S6127785B2
- Authority
- JP
- Japan
- Prior art keywords
- signal
- memory
- output
- cpu
- state
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/18—Handling requests for interconnection or transfer for access to memory bus based on priority control
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP18424682A JPS5972552A (ja) | 1982-10-20 | 1982-10-20 | デ−タ転送方式 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP18424682A JPS5972552A (ja) | 1982-10-20 | 1982-10-20 | デ−タ転送方式 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS5972552A JPS5972552A (ja) | 1984-04-24 |
JPS6127785B2 true JPS6127785B2 (en]) | 1986-06-27 |
Family
ID=16149938
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP18424682A Granted JPS5972552A (ja) | 1982-10-20 | 1982-10-20 | デ−タ転送方式 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5972552A (en]) |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS54939A (en) * | 1977-06-06 | 1979-01-06 | Panafacom Ltd | Bus priority use control system |
JPS5416334U (en]) * | 1977-07-06 | 1979-02-02 |
-
1982
- 1982-10-20 JP JP18424682A patent/JPS5972552A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS5972552A (ja) | 1984-04-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR900004006B1 (ko) | 마이크로 프로세서 시스템 | |
US4694426A (en) | Asynchronous FIFO status circuit | |
EP0217479A3 (en) | Information processing unit | |
CN117312210A (zh) | 一种通用扩展risc-v处理器性能的方法 | |
JPS6127785B2 (en]) | ||
JPS63226735A (ja) | レジスタ回路 | |
JPS6256598B2 (en]) | ||
KR940001827Y1 (ko) | 컴퓨터의 클럭 지연 회로 | |
JPH09311812A (ja) | マイクロコンピュータ | |
KR920005294B1 (ko) | 듀얼포트 메모리 소자의 칩인에이블신호 제어회로 | |
JPH0454522Y2 (en]) | ||
KR950006547Y1 (ko) | 프로세서 이중화시 공통메모리 액세스회로 | |
JPH0551931B2 (en]) | ||
JPH027284A (ja) | 集積回路 | |
JP2975638B2 (ja) | 半導体集積回路 | |
JPS59161761A (ja) | デ−タ処理装置における状態設定回路 | |
JP3048762B2 (ja) | 半導体集積回路装置 | |
JPH0223954B2 (en]) | ||
KR870003281Y1 (ko) | 인터페이스회로 | |
JPH0624908Y2 (ja) | デ−タ転送制御装置 | |
JPS5916351B2 (ja) | 情報制御装置 | |
JP2716284B2 (ja) | 半導体集積回路 | |
JPS60201465A (ja) | デ−タ処理装置 | |
JPS6040063B2 (ja) | 複合バス回路 | |
JPH04338846A (ja) | 演算処理装置 |